项目

一般

简介

功能 #3595 » du-cell.xml

杨 凯, 2025-07-15 15:36

 
1
<DU-CELL xmlns="http://www.yunzhiruantong.com/yzrt/yzmm/du-cell">
2
  <BASE>
3
    <NR_PCI>1</NR_PCI>
4
    <NR_CELL_NUM>1</NR_CELL_NUM>
5
    <NR_CELL_ID>1</NR_CELL_ID>
6
    <TAG_MCC_0>0</TAG_MCC_0>
7
    <TAG_MCC_1>0</TAG_MCC_1>
8
    <TAG_MCC_2>1</TAG_MCC_2>
9
    <TAG_MNC_0>0</TAG_MNC_0>
10
    <TAG_MNC_1>1</TAG_MNC_1>
11
    <TAG_MNC_2>255</TAG_MNC_2>
12
    <NR_UE_MAX_DL_RANK>1</NR_UE_MAX_DL_RANK>
13
    <NR_UE_MAX_UL_RANK>1</NR_UE_MAX_UL_RANK>
14
    <NR_UE_PTRS_ENABLE>false</NR_UE_PTRS_ENABLE>
15
    <NR_DL_NUM_OF_ANT_PORTS>1</NR_DL_NUM_OF_ANT_PORTS>
16
    <NR_UL_NUM_OF_ANT_PORTS>1</NR_UL_NUM_OF_ANT_PORTS>
17
    <NR_DL_MODULATION>0</NR_DL_MODULATION>
18
    <NR_UL_MODULATION>0</NR_UL_MODULATION>
19
    <NR_UL_CHN_BW>10</NR_UL_CHN_BW>
20
    <NR_DL_CHN_BW>10</NR_DL_CHN_BW>
21
    <NR_MODE_TYPE>TDD</NR_MODE_TYPE>
22
    <NR_CELL_FAPI_UDP_MESSAGE>0</NR_CELL_FAPI_UDP_MESSAGE>
23
    <NR_CELL_FAPI_UDP_MESSAGETYPE>131327</NR_CELL_FAPI_UDP_MESSAGETYPE>
24
    <NR_CELL_STATUS>0</NR_CELL_STATUS>
25
  </BASE>
26
  <PRU_CONFIG>
27
    <NR_CELL_GPS_MODULE>1</NR_CELL_GPS_MODULE>
28
  	<NR_CELL_PRU_TX_FREQ>2575770</NR_CELL_PRU_TX_FREQ>
29
  	<NR_CELL_PRU_RX_FREQ>2575770</NR_CELL_PRU_RX_FREQ>
30
	<NR_CELL_PRU_AUX_FREQ>0</NR_CELL_PRU_AUX_FREQ>
31
	<NR_CELL_PRU_TX_MAX_POWER>43</NR_CELL_PRU_TX_MAX_POWER>
32
	<NR_CELL_PRU_RX_GAIN>255</NR_CELL_PRU_RX_GAIN>
33
	<NR_CELL_PRU_SAMPLE_RATE>122880</NR_CELL_PRU_SAMPLE_RATE>
34
	<NR_CELL_PRU_WIDEBAND>100</NR_CELL_PRU_WIDEBAND>
35
	<NR_CELL_PRU_TX_ANTNUMBER>4</NR_CELL_PRU_TX_ANTNUMBER>
36
	<NR_CELL_PRU_RX_ANTNUMBER>4</NR_CELL_PRU_RX_ANTNUMBER>
37
	<NR_CELL_PRU_TRANS_MODE>0</NR_CELL_PRU_TRANS_MODE>
38
	<NR_CELL_PRU_ORX_ENABLE>0</NR_CELL_PRU_ORX_ENABLE>
39
	<NR_CELL_PRU_204C_ENABLE>0</NR_CELL_PRU_204C_ENABLE>
40
	<NR_CELL_PRU_UCPlOG_ENABLE>0</NR_CELL_PRU_UCPlOG_ENABLE>
41
	<NR_CELL_PA_FREQ>600000</NR_CELL_PA_FREQ>
42
	<NR_CELL_PA_CHANNEL>0</NR_CELL_PA_CHANNEL>
43
  </PRU_CONFIG>
44
  <SERVED_CELL_PLMN>
45
    <MAX_NUM_OF_SERVED_CELL_PLMN_INFO>1</MAX_NUM_OF_SERVED_CELL_PLMN_INFO>
46
    <SERVED_PLMN_0>
47
      <TAG_MCC_0>0</TAG_MCC_0>
48
      <TAG_MCC_1>0</TAG_MCC_1>
49
      <TAG_MCC_2>1</TAG_MCC_2>
50
      <TAG_MNC_0>0</TAG_MNC_0>
51
      <TAG_MNC_1>1</TAG_MNC_1>
52
      <TAG_MNC_2>255</TAG_MNC_2>
53
    </SERVED_PLMN_0>
54
    <SERVED_PLMN_1>
55
      <TAG_MCC_0>0</TAG_MCC_0>
56
      <TAG_MCC_1>0</TAG_MCC_1>
57
      <TAG_MCC_2>1</TAG_MCC_2>
58
      <TAG_MNC_0>0</TAG_MNC_0>
59
      <TAG_MNC_1>1</TAG_MNC_1>
60
      <TAG_MNC_2>0</TAG_MNC_2>
61
    </SERVED_PLMN_1>
62
    <MAX_NUM_OF_PLMN_SLICE_ENTRY>1</MAX_NUM_OF_PLMN_SLICE_ENTRY>
63
    <PLMN_SLICE_ENTRY_0>
64
      <S_NSSAI_SST>1</S_NSSAI_SST>
65
      <S_NSSAI_SD>1</S_NSSAI_SD>
66
    </PLMN_SLICE_ENTRY_0>
67
    <PLMN_SLICE_ENTRY_1>
68
      <S_NSSAI_SST>2</S_NSSAI_SST>
69
      <S_NSSAI_SD>2</S_NSSAI_SD>
70
    </PLMN_SLICE_ENTRY_1>
71
  </SERVED_CELL_PLMN>
72
  <COMMON_CFG>
73
    <SCH_SCS_TYPE>1</SCH_SCS_TYPE>
74
    <PRACH_CFG_INDX_FR_1>160</PRACH_CFG_INDX_FR_1>
75
    <PRACH_CFG_INDX_FR_2>81</PRACH_CFG_INDX_FR_2>
76
    <MSG1_FDM>1</MSG1_FDM>
77
    <MSG1_FREQ_START>6</MSG1_FREQ_START>
78
    <PREMBL_REV_TARG_PW>-80</PREMBL_REV_TARG_PW>
79
    <PWR_RAMPING_STEP>1</PWR_RAMPING_STEP>
80
    <ZERO_CORRELATION_ZONE_CFG>12</ZERO_CORRELATION_ZONE_CFG>
81
    <PRACH_ROOT_SEQUENCE_INX>0</PRACH_ROOT_SEQUENCE_INX>
82
    <SSB_PER_RACH_OCAS_AND_CB_PREMBL_PER_SSB_CHOICE>3</SSB_PER_RACH_OCAS_AND_CB_PREMBL_PER_SSB_CHOICE>
83
    <RESTRICTED_SET_CFG>0</RESTRICTED_SET_CFG>
84
  </COMMON_CFG>
85
  <SCHEDULER_CONFIG>
86
    <SCH_DED_PREAMBLE_START>47</SCH_DED_PREAMBLE_START>
87
    <SCH_NO_OF_PREAMBLE>4</SCH_NO_OF_PREAMBLE>
88
    <SUL_FLAG>false</SUL_FLAG>
89
    <SUL_CHN_BW>3</SUL_CHN_BW>
90
    <SUL_SCS_TYPE>0</SUL_SCS_TYPE>
91
    <DYN_SLOT_FMT_CFG>4</DYN_SLOT_FMT_CFG>
92
    <SPECIAL_SLOT_FMT_CFG>360693763</SPECIAL_SLOT_FMT_CFG>
93
    <SCH_SLOT_MUTE_FMT_CFG>0</SCH_SLOT_MUTE_FMT_CFG>
94
    <SCH_NO_PRBS_MUTE>0</SCH_NO_PRBS_MUTE>
95
    <CCE_NUM_OF_INTIAL_BWP>32</CCE_NUM_OF_INTIAL_BWP>
96
    <SCH_DL_MCS>5</SCH_DL_MCS>
97
    <SCH_UL_MCS>5</SCH_UL_MCS>
98
    <SCH_DL_UE_PER_TTI>4</SCH_DL_UE_PER_TTI>
99
    <SCH_UL_UE_PER_TTI>4</SCH_UL_UE_PER_TTI>
100
    <MAX_MSG3_PER_UL_SLOT>4</MAX_MSG3_PER_UL_SLOT>
101
    <SCH_SCS_TYPE>1</SCH_SCS_TYPE>
102
    <SSB_POWER>-35</SSB_POWER>
103
    <MAX_DL_HARQ_TX>4</MAX_DL_HARQ_TX>
104
    <MAX_UL_HARQ_TX>4</MAX_UL_HARQ_TX>
105
    <MAX_MSG4_HARQ_TX>4</MAX_MSG4_HARQ_TX>
106
    <NUM_CMN_LCS>6</NUM_CMN_LCS>
107
    <RANK_ADAPT_SWITCH_DL>false</RANK_ADAPT_SWITCH_DL>
108
    <RANK_ADAPT_SWITCH_UL>false</RANK_ADAPT_SWITCH_UL>
109
    <AMC_OLLA_SWITCH>true</AMC_OLLA_SWITCH>
110
    <AMC_ILLA_SWITCH>true</AMC_ILLA_SWITCH>
111
    <AMC_TARGET_BLER>10</AMC_TARGET_BLER>
112
    <AMC_ILLA_FILTER_FACTOR>20</AMC_ILLA_FILTER_FACTOR>
113
    <AMC_ILLA_DL_CQI_SWITCH>false</AMC_ILLA_DL_CQI_SWITCH>
114
    <AMC_SWITCH>3</AMC_SWITCH>
115
    <AMC_DL_MAX_MCS>27</AMC_DL_MAX_MCS>
116
    <AMC_UL_MAX_MCS>27</AMC_UL_MAX_MCS>
117
    <AMC_OLLA_DOWNSTEP>291</AMC_OLLA_DOWNSTEP>
118
    <AMC_OLLA_UPSTEP>9</AMC_OLLA_UPSTEP>
119
    <AMC_ILLA_SNR_UPDATETH>20</AMC_ILLA_SNR_UPDATETH>
120
    <AMC_SNR_TH>-30</AMC_SNR_TH>
121
    <AMC_MAXRB_TH>273</AMC_MAXRB_TH>
122
    <AMC_HARQ_COUNTER>6000</AMC_HARQ_COUNTER>
123
    <TA_SWITCH>true</TA_SWITCH>
124
    <TA_FILTER_COEF>5</TA_FILTER_COEF>
125
    <FSS_SWITCH>false</FSS_SWITCH>
126
    <FSS_SINR_LOW_TH>7</FSS_SINR_LOW_TH>
127
    <FSS_SINR_HIGH_TH>17</FSS_SINR_HIGH_TH>
128
    <FSS_SINR_FILTER_FACTOR>1</FSS_SINR_FILTER_FACTOR>
129
    <PUCCH_FORMAT_CHOICE>false</PUCCH_FORMAT_CHOICE>
130
    <PUCCH_FORMAT3_SYM_NUM>4</PUCCH_FORMAT3_SYM_NUM>
131
    <RLF_TIMER_VALUE>6000</RLF_TIMER_VALUE>
132
    <SHORT_BSR_VALUE>1750000</SHORT_BSR_VALUE>
133
    <PDSCH_DMRS_ADDNL_POS>1</PDSCH_DMRS_ADDNL_POS>
134
    <PUSCH_DMRS_ADDNL_POS>1</PUSCH_DMRS_ADDNL_POS>
135
    <PDCCH_UCS1_DURATION>1</PDCCH_UCS1_DURATION>
136
    <PDCCH_UCS1_START_RB>0</PDCCH_UCS1_START_RB>
137
    <DU_SCH_ALGORITHM_SWITCH>0</DU_SCH_ALGORITHM_SWITCH>
138
    <PDCCH_AGGR_LVL_DFLT>2</PDCCH_AGGR_LVL_DFLT>
139
    <PDCCH_AGGR_LVL_ADAPTIVE_ADJUSTMENT_CFG>
140
      <PDCCH_AGGR_LVL_ADAPTIVE_ADJUSTMENT_ENABLED>false</PDCCH_AGGR_LVL_ADAPTIVE_ADJUSTMENT_ENABLED>
141
      <PDCCH_CQI_FACTOR>5</PDCCH_CQI_FACTOR>
142
      <PDCCH_CQI_STEP_UP>20</PDCCH_CQI_STEP_UP>
143
      <PDCCH_CQI_STEP_DOWN>50</PDCCH_CQI_STEP_DOWN>
144
      <PDCCH_AGGR_LVL_THRESHOLD1>90</PDCCH_AGGR_LVL_THRESHOLD1>
145
      <PDCCH_AGGR_LVL_THRESHOLD2>70</PDCCH_AGGR_LVL_THRESHOLD2>
146
      <PDCCH_AGGR_LVL_THRESHOLD4>0</PDCCH_AGGR_LVL_THRESHOLD4>
147
      <PDCCH_AGGR_LVL_THRESHOLD8>0</PDCCH_AGGR_LVL_THRESHOLD8>
148
      <PDCCH_AGGR_LVL_THRESHOLD16>0</PDCCH_AGGR_LVL_THRESHOLD16>
149
    </PDCCH_AGGR_LVL_ADAPTIVE_ADJUSTMENT_CFG>
150
    <INTER_CELL_INTERFERENCE_COORDINATION_CFG>
151
      <ICIC_ENABLED>false</ICIC_ENABLED>
152
      <ICIC_CONTRL_CHANNEL_ENABLE>false</ICIC_CONTRL_CHANNEL_ENABLE>
153
      <ICIC_CELL_RB_NUM>20</ICIC_CELL_RB_NUM>
154
      <ICIC_RSRP_THRESHOLD_FOR_EDGE_UE>-90</ICIC_RSRP_THRESHOLD_FOR_EDGE_UE>
155
    </INTER_CELL_INTERFERENCE_COORDINATION_CFG>
156
    <CELL_UL_POWER_CONTROL_CFG>
157
      <UL_PUSCH_RSRP_SMOOTH_FACTOR>80</UL_PUSCH_RSRP_SMOOTH_FACTOR>
158
      <UL_PATHLOSS_SMOOTH_FACTOR>80</UL_PATHLOSS_SMOOTH_FACTOR>
159
    </CELL_UL_POWER_CONTROL_CFG>
160
    <CELL_DL_POWER_CONTROL_CFG>
161
	  <DL_PC_SWITCH>0</DL_PC_SWITCH>	  
162
	  <MAX_TX_POWER>200</MAX_TX_POWER>
163
	  <SS_PBCH_PWR_OFFSET>0</SS_PBCH_PWR_OFFSET>
164
	  <PSS_PWR_OFFSET>1</PSS_PWR_OFFSET>
165
	  <CSIRS_PWR_OFFSET>0</CSIRS_PWR_OFFSET>
166
	  <PDCCH_COM_PWR_OFFSET>0</PDCCH_COM_PWR_OFFSET>
167
	  <PDCCH_PWR_OFFSET>0</PDCCH_PWR_OFFSET>
168
	  <PDSCH_COM_PWR_OFFSET>-300</PDSCH_COM_PWR_OFFSET>
169
	  <PDSCH_PWR_OFFSET>-300</PDSCH_PWR_OFFSET>
170
	  <SSB_TX_NUM>1</SSB_TX_NUM>
171
    </CELL_DL_POWER_CONTROL_CFG>
172
  </SCHEDULER_CONFIG>
173
  <TEST_CONFIG>
174
    <UL_TPUT_MODE>false</UL_TPUT_MODE>
175
    <UL_PHR_ENABLE>false</UL_PHR_ENABLE>
176
    <UL_PRE_SCH>false</UL_PRE_SCH>
177
    <FORCED_SR>true</FORCED_SR>
178
    <DL_DUMMY_BO>false</DL_DUMMY_BO>
179
    <UL_PRE_SCH_PERIOD>5</UL_PRE_SCH_PERIOD>
180
    <UL_PRE_SCH_DURATION>10</UL_PRE_SCH_DURATION>
181
    <DL_SCH_START_PRB>0</DL_SCH_START_PRB>
182
    <DL_SCH_NUM_PRB>273</DL_SCH_NUM_PRB>
183
    <DL_SCH_PRB_PER_UE>273</DL_SCH_PRB_PER_UE>
184
    <UL_SCH_START_PRB>0</UL_SCH_START_PRB>
185
    <UL_SCH_NUM_PRB>273</UL_SCH_NUM_PRB>
186
    <UL_SCH_PRB_PER_UE>273</UL_SCH_PRB_PER_UE>
187
    <UL_PDCCH_PER_SLOT_PER_UE>3</UL_PDCCH_PER_SLOT_PER_UE>
188
    <SPECIAL_PROCESS_FOR_HW_CPE_PRO1>false</SPECIAL_PROCESS_FOR_HW_CPE_PRO1>
189
    <UNAUTH_FREQ_CPE_LO_HIGH>false</UNAUTH_FREQ_CPE_LO_HIGH>
190
    <MSG4_TEST_MODE>true</MSG4_TEST_MODE>
191
    <REEST_TRIGGER_FOR_TEST>false</REEST_TRIGGER_FOR_TEST>
192
    <STE_ENABLE>false</STE_ENABLE>
193
    <DL_DELTA>3</DL_DELTA>
194
    <DULOG_FILENUM>5</DULOG_FILENUM>
195
    <SIB1_STUB_ENABLE>false</SIB1_STUB_ENABLE>
196
    <SIB1_STUB_PERIOD>640</SIB1_STUB_PERIOD>
197
    <SIB1_STUB_BAND>125</SIB1_STUB_BAND>
198
    <SPEC_C_RNTI>0</SPEC_C_RNTI>
199
    <SPEC_UE_UL_RB_NUM>4</SPEC_UE_UL_RB_NUM>
200
    <SPEC_UE_DL_RB_NUM>1</SPEC_UE_DL_RB_NUM>
201
  </TEST_CONFIG>
202
  <INITIAL_BWP>
203
    <BWP_CP_TYPE>false</BWP_CP_TYPE>
204
    <INITIAL_BWP_PUSCH_COMMON>
205
      <P_0_NOMINAL>-70</P_0_NOMINAL>
206
      <MSG3_DELTA_PREMBL>0</MSG3_DELTA_PREMBL>
207
      <P_0_NOMINAL_WITH_GRANT>-70</P_0_NOMINAL_WITH_GRANT>
208
      <MSG3_ALPHA>7</MSG3_ALPHA>
209
      <PUSCH_ALPHA>7</PUSCH_ALPHA>
210
      <UCI_ON_PUSCH_SCALING>3</UCI_ON_PUSCH_SCALING>
211
    </INITIAL_BWP_PUSCH_COMMON>
212
  </INITIAL_BWP>
213
  <FREQUENCY_CONFIG_DL>
214
    <NR_FREQ_BAND>41</NR_FREQ_BAND>
215
    <NR_DL_CENTER_FREQ>2575770</NR_DL_CENTER_FREQ>
216
    <NR_DL_ABS_FREQ_POINT_A>2526630</NR_DL_ABS_FREQ_POINT_A>
217
    <NR_DL_ABS_ARFCN_POINT_A>505326</NR_DL_ABS_ARFCN_POINT_A>
218
    <NR_DL_ABS_FREQ_POINT_SSB>2534550</NR_DL_ABS_FREQ_POINT_SSB>
219
    <NR_DL_ABS_ARFCN_POINT_SSB>506910</NR_DL_ABS_ARFCN_POINT_SSB>
220
    <NR_DL_EARFCN>515154</NR_DL_EARFCN>
221
  </FREQUENCY_CONFIG_DL>
222
  <FREQUENCY_CONFIG_UL>
223
    <NR_FREQ_BAND>41</NR_FREQ_BAND>
224
    <NR_UL_CENTER_FREQ>2575770</NR_UL_CENTER_FREQ>
225
    <NR_UL_ABS_FREQ_POINT_A>2526630</NR_UL_ABS_FREQ_POINT_A>
226
    <NR_UL_ABS_ARFCN_POINT_A>505326</NR_UL_ABS_ARFCN_POINT_A>
227
    <NR_UL_EARFCN>515154</NR_UL_EARFCN>
228
    <P_MAX>23</P_MAX>
229
  </FREQUENCY_CONFIG_UL>
230
  <SLICE>
231
    <MAX_NUM_OF_SLICE_ENTRY>3</MAX_NUM_OF_SLICE_ENTRY>
232
    <SLICE_ENTRY_0>
233
      <S_NSI_ID>1</S_NSI_ID>
234
      <S_RES_CFG_TYPE>0</S_RES_CFG_TYPE>
235
      <S_DL_PRB>11</S_DL_PRB>
236
      <S_UL_PRB>11</S_UL_PRB>
237
      <S_DL_UE_PER_TTI>1</S_DL_UE_PER_TTI>
238
      <S_UL_UE_PER_TTI>1</S_UL_UE_PER_TTI>
239
    </SLICE_ENTRY_0>
240
    <SLICE_ENTRY_1>
241
      <S_NSI_ID>2</S_NSI_ID>
242
      <S_RES_CFG_TYPE>0</S_RES_CFG_TYPE>
243
      <S_DL_PRB>22</S_DL_PRB>
244
      <S_UL_PRB>22</S_UL_PRB>
245
      <S_DL_UE_PER_TTI>1</S_DL_UE_PER_TTI>
246
      <S_UL_UE_PER_TTI>1</S_UL_UE_PER_TTI>
247
    </SLICE_ENTRY_1>
248
    <SLICE_ENTRY_2>
249
      <S_NSI_ID>3</S_NSI_ID>
250
      <S_RES_CFG_TYPE>0</S_RES_CFG_TYPE>
251
      <S_DL_PRB>11</S_DL_PRB>
252
      <S_UL_PRB>11</S_UL_PRB>
253
      <S_DL_UE_PER_TTI>1</S_DL_UE_PER_TTI>
254
      <S_UL_UE_PER_TTI>1</S_UL_UE_PER_TTI>
255
    </SLICE_ENTRY_2>
256
    <MAX_NUM_NS_RES_CFG_ENTRY>2</MAX_NUM_NS_RES_CFG_ENTRY>
257
    <NS_RES_CFG_ENTRY_0>
258
      <NS_DL_PRB>44</NS_DL_PRB>
259
      <NS_UL_PRB>44</NS_UL_PRB>
260
    </NS_RES_CFG_ENTRY_0>
261
    <NS_RES_CFG_ENTRY_1>
262
      <NS_DL_PRB>22</NS_DL_PRB>
263
      <NS_UL_PRB>22</NS_UL_PRB>
264
    </NS_RES_CFG_ENTRY_1>
265
  </SLICE>
266
  <L1_INFO>
267
    <TAC>1</TAC>
268
  </L1_INFO>
269
  <M-BWP>
270
    <MAX_NUM_OF_UL_BWP>1</MAX_NUM_OF_UL_BWP>
271
    <MAX_NUM_OF_DL_BWP>1</MAX_NUM_OF_DL_BWP>
272
    <DL_BWP_ENTRY_0>
273
      <DL_BWP_ID>0</DL_BWP_ID>
274
      <DL_BWP_SCS>1</DL_BWP_SCS>
275
      <DL_BWP_CP_TYPE>false</DL_BWP_CP_TYPE>
276
      <DL_BWP_START_RB>0</DL_BWP_START_RB>
277
      <DL_BWP_MAX_RB>273</DL_BWP_MAX_RB>
278
      <AVG_AGG_LVL>2</AVG_AGG_LVL>
279
      <RESOURCE_ALLOC_TYPE>1</RESOURCE_ALLOC_TYPE>
280
      <RESOURCE_ALLOC_CONFIG>1</RESOURCE_ALLOC_CONFIG>
281
    </DL_BWP_ENTRY_0>
282
    <DL_BWP_ENTRY_1>
283
      <DL_BWP_ID>1</DL_BWP_ID>
284
      <DL_BWP_SCS>1</DL_BWP_SCS>
285
      <DL_BWP_CP_TYPE>false</DL_BWP_CP_TYPE>
286
      <DL_BWP_START_RB>0</DL_BWP_START_RB>
287
      <DL_BWP_MAX_RB>100</DL_BWP_MAX_RB>
288
      <AVG_AGG_LVL>2</AVG_AGG_LVL>
289
      <RESOURCE_ALLOC_TYPE>1</RESOURCE_ALLOC_TYPE>
290
      <RESOURCE_ALLOC_CONFIG>1</RESOURCE_ALLOC_CONFIG>
291
    </DL_BWP_ENTRY_1>
292
    <DL_BWP_ENTRY_2>
293
      <DL_BWP_ID>2</DL_BWP_ID>
294
      <DL_BWP_SCS>1</DL_BWP_SCS>
295
      <DL_BWP_CP_TYPE>false</DL_BWP_CP_TYPE>
296
      <DL_BWP_START_RB>100</DL_BWP_START_RB>
297
      <DL_BWP_MAX_RB>173</DL_BWP_MAX_RB>
298
      <AVG_AGG_LVL>2</AVG_AGG_LVL>
299
      <RESOURCE_ALLOC_TYPE>1</RESOURCE_ALLOC_TYPE>
300
      <RESOURCE_ALLOC_CONFIG>1</RESOURCE_ALLOC_CONFIG>
301
    </DL_BWP_ENTRY_2>
302
    <DL_BWP_ENTRY_3>
303
      <DL_BWP_ID>3</DL_BWP_ID>
304
      <DL_BWP_SCS>1</DL_BWP_SCS>
305
      <DL_BWP_CP_TYPE>false</DL_BWP_CP_TYPE>
306
      <DL_BWP_START_RB>42</DL_BWP_START_RB>
307
      <DL_BWP_MAX_RB>14</DL_BWP_MAX_RB>
308
    </DL_BWP_ENTRY_3>
309
    <DL_BWP_ENTRY_4>
310
      <DL_BWP_ID>4</DL_BWP_ID>
311
      <DL_BWP_SCS>1</DL_BWP_SCS>
312
      <DL_BWP_CP_TYPE>false</DL_BWP_CP_TYPE>
313
      <DL_BWP_START_RB>0</DL_BWP_START_RB>
314
      <DL_BWP_MAX_RB>14</DL_BWP_MAX_RB>
315
    </DL_BWP_ENTRY_4>
316
    <UL_BWP_ENTRY_0>
317
      <UL_BWP_ID>0</UL_BWP_ID>
318
      <UL_BWP_SCS>1</UL_BWP_SCS>
319
      <UL_BWP_CP_TYPE>false</UL_BWP_CP_TYPE>
320
      <UL_BWP_START_RB>0</UL_BWP_START_RB>
321
      <UL_BWP_MAX_RB>273</UL_BWP_MAX_RB>
322
      <SR_PRDCTY>40</SR_PRDCTY>
323
      <MAX_PAYLOAD_LEN1_F2>8</MAX_PAYLOAD_LEN1_F2>
324
      <MAX_PAYLOAD_LEN2_F2>12</MAX_PAYLOAD_LEN2_F2>
325
      <PUCCH_DED_START_RB>0</PUCCH_DED_START_RB>
326
      <PUCCH_DED_RB_NUM>273</PUCCH_DED_RB_NUM>
327
      <RESOURCE_ALLOC_TYPE>1</RESOURCE_ALLOC_TYPE>
328
      <RESOURCE_ALLOC_CONFIG>1</RESOURCE_ALLOC_CONFIG>
329
      <PUSCH_TX_CONFIG>0</PUSCH_TX_CONFIG>
330
      <CONFIG_PARAM_NUM_SRS_SYM>1</CONFIG_PARAM_NUM_SRS_SYM>
331
      <CONFIG_PARAM_SRS_KTC>2</CONFIG_PARAM_SRS_KTC>
332
      <CONFIG_PARAM_SRS_COMB_OFFSET>1</CONFIG_PARAM_SRS_COMB_OFFSET> 
333
      <CONFIG_PARAM_MAX_SRS_UE_PER_SLOT>12</CONFIG_PARAM_MAX_SRS_UE_PER_SLOT>
334
      <CONFIG_PARAM_NUM_SRS_USAGE>0</CONFIG_PARAM_NUM_SRS_USAGE>
335
      <CONFIG_PARAM_NUM_SRS_NROFSYMBOLS>1</CONFIG_PARAM_NUM_SRS_NROFSYMBOLS>
336
      <CONFIG_PARAM_NUM_SRS_REPETITIONFACTOR>1</CONFIG_PARAM_NUM_SRS_REPETITIONFACTOR>
337
      <CONFIG_PARAM_NUM_SRS_FREQHOPCFG>1</CONFIG_PARAM_NUM_SRS_FREQHOPCFG>
338
      <CONFIG_PARAM_NUM_SRS_CSRS>54</CONFIG_PARAM_NUM_SRS_CSRS>
339
      <CONFIG_PARAM_NUM_SRS_BSRS>2</CONFIG_PARAM_NUM_SRS_BSRS>
340
      <CONFIG_PARAM_NUM_SRS_BHOP>0</CONFIG_PARAM_NUM_SRS_BHOP>
341
      <CONFIG_PARAM_NUM_SRS_PERIOD>80</CONFIG_PARAM_NUM_SRS_PERIOD>
342
      <CONFIG_PARAM_NUM_SRS_SLOT_GAP>20</CONFIG_PARAM_NUM_SRS_SLOT_GAP>
343
      <CONFIG_PARAM_NUM_SRS_ALPHA>7</CONFIG_PARAM_NUM_SRS_ALPHA>
344
      <CONFIG_PARAM_NUM_SRS_P0>-70</CONFIG_PARAM_NUM_SRS_P0>
345
    </UL_BWP_ENTRY_0>
346
    <UL_BWP_ENTRY_1>
347
      <UL_BWP_ID>1</UL_BWP_ID>
348
      <UL_BWP_SCS>1</UL_BWP_SCS>
349
      <UL_BWP_CP_TYPE>false</UL_BWP_CP_TYPE>
350
      <UL_BWP_START_RB>0</UL_BWP_START_RB>
351
      <UL_BWP_MAX_RB>100</UL_BWP_MAX_RB>
352
      <SR_PRDCTY>40</SR_PRDCTY>
353
      <MAX_PAYLOAD_LEN1_F2>24</MAX_PAYLOAD_LEN1_F2>
354
      <MAX_PAYLOAD_LEN2_F2>36</MAX_PAYLOAD_LEN2_F2>
355
      <RESOURCE_ALLOC_TYPE>1</RESOURCE_ALLOC_TYPE>
356
      <RESOURCE_ALLOC_CONFIG>1</RESOURCE_ALLOC_CONFIG>
357
      <PUSCH_TX_CONFIG>0</PUSCH_TX_CONFIG>
358
      <CONFIG_PARAM_NUM_SRS_SYM>0</CONFIG_PARAM_NUM_SRS_SYM>
359
      <CONFIG_PARAM_SRS_KTC>2</CONFIG_PARAM_SRS_KTC>
360
      <CONFIG_PARAM_MAX_SRS_UE_PER_SLOT>1</CONFIG_PARAM_MAX_SRS_UE_PER_SLOT>
361
    </UL_BWP_ENTRY_1>
362
    <UL_BWP_ENTRY_2>
363
      <UL_BWP_ID>2</UL_BWP_ID>
364
      <UL_BWP_SCS>1</UL_BWP_SCS>
365
      <UL_BWP_CP_TYPE>false</UL_BWP_CP_TYPE>
366
      <UL_BWP_START_RB>100</UL_BWP_START_RB>
367
      <UL_BWP_MAX_RB>173</UL_BWP_MAX_RB>
368
      <SR_PRDCTY>40</SR_PRDCTY>
369
      <MAX_PAYLOAD_LEN1_F2>24</MAX_PAYLOAD_LEN1_F2>
370
      <MAX_PAYLOAD_LEN2_F2>36</MAX_PAYLOAD_LEN2_F2>
371
      <RESOURCE_ALLOC_TYPE>1</RESOURCE_ALLOC_TYPE>
372
      <RESOURCE_ALLOC_CONFIG>1</RESOURCE_ALLOC_CONFIG>
373
      <PUSCH_TX_CONFIG>0</PUSCH_TX_CONFIG>
374
      <CONFIG_PARAM_NUM_SRS_SYM>0</CONFIG_PARAM_NUM_SRS_SYM>
375
      <CONFIG_PARAM_SRS_KTC>2</CONFIG_PARAM_SRS_KTC>
376
      <CONFIG_PARAM_MAX_SRS_UE_PER_SLOT>1</CONFIG_PARAM_MAX_SRS_UE_PER_SLOT>
377
    </UL_BWP_ENTRY_2>
378
    <UL_BWP_ENTRY_3>
379
      <UL_BWP_ID>3</UL_BWP_ID>
380
      <UL_BWP_SCS>1</UL_BWP_SCS>
381
      <UL_BWP_CP_TYPE>false</UL_BWP_CP_TYPE>
382
      <UL_BWP_START_RB>42</UL_BWP_START_RB>
383
      <UL_BWP_MAX_RB>14</UL_BWP_MAX_RB>
384
    </UL_BWP_ENTRY_3>
385
    <UL_BWP_ENTRY_4>
386
      <UL_BWP_ID>4</UL_BWP_ID>
387
      <UL_BWP_SCS>1</UL_BWP_SCS>
388
      <UL_BWP_CP_TYPE>false</UL_BWP_CP_TYPE>
389
      <UL_BWP_START_RB>0</UL_BWP_START_RB>
390
      <UL_BWP_MAX_RB>14</UL_BWP_MAX_RB>
391
    </UL_BWP_ENTRY_4>
392
  </M-BWP>
393
  <PCCH_CONFIG>
394
    <PAGING_CYCLE>1</PAGING_CYCLE>
395
  </PCCH_CONFIG>
396
  <PFS_CONFIG>
397
    <NR_5QI_COEFFICIENT>5</NR_5QI_COEFFICIENT>
398
    <GBR_SERVED_RATE_COEFFICIENT>5</GBR_SERVED_RATE_COEFFICIENT>
399
    <UE_PFS_COEFFICIENT>5</UE_PFS_COEFFICIENT>
400
    <THROUGHPUT_COEFFICIENT>5</THROUGHPUT_COEFFICIENT>
401
    <FAIRNESS_COEFFICIENT>5</FAIRNESS_COEFFICIENT>
402
  </PFS_CONFIG>
403
  <PDSCH_RATE_MATCHING>
404
    <RATE_MATCH_SS_PBCH_ENABLED>false</RATE_MATCH_SS_PBCH_ENABLED>
405
    <RATE_MATCH_CORESET_ENABLED>false</RATE_MATCH_CORESET_ENABLED>
406
  </PDSCH_RATE_MATCHING>
407
  <CYCLIC_SHIFT>
408
    <CYCLIC_SHIFT_INFO>{0}</CYCLIC_SHIFT_INFO>
409
  </CYCLIC_SHIFT>
410
  <CSI_CFG>
411
    <NZP_CSIRS_PERIOD>40</NZP_CSIRS_PERIOD>
412
    <NZP_CSIRS_DENSITY>1</NZP_CSIRS_DENSITY>
413
    <NZP_CSIRS_FIRST_SYM_TIME_DOMIN>13</NZP_CSIRS_FIRST_SYM_TIME_DOMIN>
414
    <NZP_CSIRS_CDM_TYPE>2</NZP_CSIRS_CDM_TYPE>
415
    <NZP_CSIRS_START_RB>0</NZP_CSIRS_START_RB>
416
    <NZP_CSIRS_RB_NUM>272</NZP_CSIRS_RB_NUM>
417
    <CSI_PRDCTY>160</CSI_PRDCTY>
418
    <CSI_RS_SLOT_OFFSET>1</CSI_RS_SLOT_OFFSET>
419
  </CSI_CFG>
420
  <GAP_MEASUREMENT>
421
    <GAP_PATTERN_ID>5</GAP_PATTERN_ID>
422
  </GAP_MEASUREMENT>
423
</DU-CELL>
(3-3/3)